The Job logo

What

Where

MIPI MPHY ASIC Digital Design Engineer

ApplyJoin for More Updates

You must Sign In before continuing to the company website to apply.

Smart SummaryPowered by Roshi
MIPI MPHY ASIC Digital Design Engineer role at Synopsys Inc. involves designing ASIC front end with expertise in high-speed protocols like UFS/PCIE/USB. Ideal candidate has 5-7 years experience, strong digital design skills, and familiarity with MIPI MPHY and protocols like UFS and UniPro. This full-time on-site position is based in Hyderabad, Telangana, India.

Job description 

Key Qualifications

  1. BS/MS student in electrical engineering, computer science or equivalent
  2. Understanding of Digital design concepts and basic circuits operation
  3. 5 to 7 years of experience in ASIC front end design
  4. Excellent digital design skills
  5. Hand on experience on MIPI MPHY is a plus
  6. Experience in any high speed protocol(UFS/PCIE/USB) design
  7. Knowledge of UFS, UniPro is an added advantage
  8. Experience in Synthesis, DFT and Static Timing Analysis

Preferred Experience

  • Prior working knowledge of any of tools Design compiler/Formality, Spyglass, Prime time or DFT Tetramax are preferred.
  • Has good communication skills (written and verbal English)
  • Has willingness to study new things and enhance knowledge
  • Self-motivated personality with minimum supervision
Set alert for similar jobsMIPI MPHY ASIC Digital Design Engineer role in Hyderabad, India
Synopsys Inc Logo

Company

Synopsys Inc

Job Posted

5 months ago

Job Type

Full-time

WorkMode

On-site

Experience Level

3-7 Years

Category

Engineering

Locations

Hyderabad, Telangana, India

Qualification

Bachelor or Master

Applicants

Be an early applicant

Related Jobs

Synopsys Inc Logo

MIPI ASIC Digital Verification Engineer

Synopsys Inc

Bengaluru, Karnataka, India

Posted: a year ago

The candidate will be part of the R&D in Solutions Group at our Bangalore Design Center, India. The position offers learning and growth opportunities. This is a Technical Individual Contributor role and offers challenges to work in a multi-site environment on technically challenging IP Cores in a role that will  include  IP Verification using latest Verification methodology  Flows . Job Description The candidate will be part of the DesignWare IP Verification R&D team at Synopsys. He/She will be expected to specify, design/architect and implement state-of-the-art Verification environments for the DesignWare family of synthesizable cores and perform Verification tasks for the IP cores. He/ She will work closely with RTL designers and be part of a global team of expert Verification Engineers. Will be working on the next generation MIPI  protocols for commercial, Enterprise and Automotive applications Job role will have a combination of Test planning, Test environment coding both at unit level and system level, Test case coding and debugging, FC coding and analysis and meeting quality metric goals and regression management. Requirements : - BS in EE with 5+ years of relevant experience or MS with 4+ years of relevant experience in the verification of IP cores and/or SOC RTL designs. - Must have experience in developing HVL (System Verilog) based test environments, developing and implementing test plans, implementing and extracting verification metrics such as functional coverage. - Must have strong HVL coding skills for Verification and be hands-on with one or more Industry standard simulators such as VCS, NC, MTI used in Verification and waveform based debugging tools. - Exposure to verification methodologies such as VMM/OVM/UVM/ is required. - Knowledge of one or more of protocols: MIPI-I3C/UFS/Unipro, AMBA (AMBA2, AXI), Ethernet,  DDR, PCIe, USB, SD-MMC, USB. - Experience with verification of  Scatter Gather DMA. Host controller interface is a significant plus. - Familiarity with HDLs such as Verilog  and scripting languages such as Perl, TCL, Python is highly desired. - Exposure to IP design and verification processes including VIP development is an added advantage. - There will be strong focus on functional coverage driven methodology. So the corresponding mindset is a must. - It is essential that the individual has good written and oral communication skills and is able to demonstrate good analysis, debug and problem solving skills and show high levels of initiative.

Synopsys Inc Logo

ASIC Digital Design Engineer, II

Synopsys Inc

Wuhan, Hubei, China

Posted: a year ago

Job Description and Requirements - Seeking a highly motivated and innovative digital design engineer with excellent theoretical and practical background in high-speed data - recovery circuits. - Working as part of a highly experienced mixed-signal design team, the candidate will be involved in designing and maintaining current and next generation PCIe Gen5, USB 2/3 SERDES, SATA, 10G-KR and HPC products. - The position offers excellent opportunity to work with a professional team of digital and mixed signal designers responsible for delivering high-end mixed-signal designs from specification development to performing functional and performance tests on the test-chips. - In addition, this is a great opportunity to work with a wide suite of in-house digital design and verification tools, including VCS, Design Compiler, PrimeTime, Tetramax and so on. Key Qualifications Typically requires BS or MS plus at least 1-2 years of digital design experience in the industry as well as hands on experience in designing high-speed digital circuits, writing test-cases in Verilog and System Verilog, and familiarity with code quality metrics Deep understanding of asynchronous clock crossings, DFT design methodologies, and synthesis implications of RTL Knowledge of back-end synthesis tools DC/PT is a plus as are good organization and communication skills for interacting between different design groups and customer support teams Good learning ability and communication skill Good script skill as Perl, TCL Preferred Experience Customer package creation and regression flow developed with Perl or TCL script RTL coding of high-speed digital circuits, modeling of analog blocks Writing verilog and system-verilog test-benches Synthesis, Defining place and route constraints, resolving STA issues and performing gate-level simulations Defining and debugging DFT structures in the designs for high DFT coverage Design Flow development as the DFT OCC, boundary scan flow, Spyglass flow Interacting with customer support and back-end design teams