The Job logo

What

Where

MIPI ASIC Digital Verification Engineer

ApplyJoin for More Updates

You must Sign In before continuing to the company website to apply.

The candidate will be part of the R&D in Solutions Group at our Bangalore Design Center, India. The position offers learning and growth opportunities. This is a Technical Individual Contributor role and offers challenges to work in a multi-site environment on technically challenging IP Cores in a role that will  include  IP Verification using latest Verification methodology  Flows .
Job Description
The candidate will be part of the DesignWare IP Verification R&D team at Synopsys. He/She will be expected to specify, design/architect and implement state-of-the-art Verification environments for the DesignWare family of synthesizable cores and perform Verification tasks for the IP cores. He/ She will work closely with RTL designers and be part of a global team of expert Verification Engineers.
Will be working on the next generation MIPI  protocols for commercial, Enterprise and Automotive applications
Job role will have a combination of Test planning, Test environment coding both at unit level and system level, Test case coding and debugging, FC coding and analysis and meeting quality metric goals and regression management.

Requirements:

- BS in EE with 5+ years of relevant experience or MS with 4+ years of relevant experience in the verification of IP cores and/or SOC RTL designs.
- Must have experience in developing HVL (System Verilog) based test environments, developing and implementing test plans, implementing and extracting verification metrics such as functional coverage.
- Must have strong HVL coding skills for Verification and be hands-on with one or more Industry standard simulators such as VCS, NC, MTI used in Verification and waveform based debugging tools.
- Exposure to verification methodologies such as VMM/OVM/UVM/ is required.
- Knowledge of one or more of protocols: MIPI-I3C/UFS/Unipro, AMBA (AMBA2, AXI), Ethernet,  DDR, PCIe, USB, SD-MMC, USB.
- Experience with verification of  Scatter Gather DMA. Host controller interface is a significant plus.
- Familiarity with HDLs such as Verilog  and scripting languages such as Perl, TCL, Python is highly desired.
- Exposure to IP design and verification processes including VIP development is an added advantage.
- There will be strong focus on functional coverage driven methodology. So the corresponding mindset is a must.
- It is essential that the individual has good written and oral communication skills and is able to demonstrate good analysis, debug and problem solving skills and show high levels of initiative.

Set alert for similar jobsMIPI ASIC Digital Verification Engineer role in Bengaluru, India
Synopsys Inc Logo

Company

Synopsys Inc

Job Posted

a year ago

Job Type

Full-time

WorkMode

On-site

Experience Level

3-7 years

Category

Software Engineering

Locations

Bengaluru, Karnataka, India

Qualification

Bachelor

Applicants

Be an early applicant

Related Jobs

Synopsys Inc Logo

Grade 67: ASIC Digital Verification Engineer, Senior

Synopsys Inc

Bengaluru, Karnataka, India

Posted: a year ago

The candidate will be part of the DesignWare IP Verification R&D team at Synopsys. Person will be expected to specify, design/architect and implement state-of-the-art Verification environments for the DesignWare family of synthesizable cores and perform Verification tasks for the IP cores. Person will work closely with RTL designers and be part of a global team of professional Verification Engineers. Will be working on the next generation connectivity protocols for Commercial, Enterprise and Automotive applications.

Synopsys Inc Logo

Digital Verification Engineer

Synopsys Inc

Bucharest, Bucharest, Romania

Posted: a year ago

Digital Verification Engineer Seeking a highly motivated and innovative engineer with background in high-speed protocols and the wish to grow on protocol knowledge by verification related work. Working as part of an experienced digital design and verification team. The position offers an excellent opportunity to work with experts on several fields. The candidate will be involved at specify, verification and implement phases of state-of-the-art products.   This is an office-based role in Bucharest. We can support with relocation if needed. We work in a hybrid mode: 2 days from home and 3 days from office. Our office is located in an attractive areas, close to Piata Romana. Key responsibilities: Identify verification environment requirements from its various sources (Specifications, Design functionality, Interfaces, etc …) Generate verification test plan, verification environment documentation and test environment usage documentation Define, develop, and verify complex UVM verification environments Evaluates and exercises various aspects of the development flow. May include such items as Verilog/SystemVerilog development, functional simulation, constraint development, test planning, behavioural modelling, and verification coverage metrics (functional coverage and code coverage) Identify design problems, possible corrective actions and/or inconsistencies on documented functionality   Key Qualifications Proven desire to learn and explore new state of the art technologies Demonstrate good review and problem-solving skills Knowledgeable with Verilog, VHDL and/or SystemVerilog Knowledgeable with scripting languages (BASH/TCSH/PERL/PYTHON/TCL) is a plus Understanding of verification methodology such as UVM is a plus Good organization and communication skills 3+ years of relevant experience Proficient in Romanian and English