The Job logo

What

Where

ASIC Digital Design Engineer, Sr I

ApplyJoin for More Updates

You must Sign In before continuing to the company website to apply.

Smart SummaryPowered by Roshi
We are hiring for the position of ASIC Digital Design Engineer, Sr I at Synopsys Inc, based in Bengaluru, Karnataka, India. This is a full-time opportunity. We are looking for individuals with strong expertise in high speed data transfer, digital design fundamentals, and verification methodologies such as UVM, VMM, or OVM. Knowledge of mainstream protocols like PCIe, SATA, USB, and Ethernet is required. Join our team and contribute to the constant improvement of our consumer and enterprise products.

Job Description:
 
The requirement for high speed data transfer is the need of the hour, as the fabrication and Datapath convergence is closely controlled by sub-micron limitations; There is always scope for improvements and enhancements that are required for successful data transfer with the required baud rate.
High-speed-serial-links play a vital role in achieving this, whether it’s a inter or intra chip communication or even a peripheral connection. We at Solutions Group (SG) Synopsys India Pvt. Ltd. Constantly strive to push our consumer and enterprise products to meet the protocol and industry requirements.
As a part of this eco-system, we have a team who is expertized in design, verification, validation and packaging. We are looking for individuals, who are passionate and have strong fundamental across the board of functional-design-verification. If this objective is of interest to you.
We have the following requirements to be complied:
 

  1. The applicant must be a bachelor of Engineering or technology (B.E. / B.Tech) BE or Master of Engineering or Technology (M.E / M.Tech)
  2. The candidate must demonstrate strong Digital Design Fundamentals, Knowledge on Analog Design is an added advantage.
  3. The candidate must have a strong syntactic and semantic understanding of System Verilog HDL.
  4. The candidate must have a relevant experience in any one (or more) of the verification methodologies viz. UVM / VMM / OVM. And should have a ready-reckoning knowledge on implementation specifics of the methodology.
  5. The candidate should have proficient expertise on test plan creation and execution, and must demonstrate metric-driven verification closure.
  6. Knowledge of productive languages is expected, it will be an added advantage if the candidate has know-how on any one of scripting languages like Perl / Shel / Python / TCL / Jenkins.
  7. Basic knowledge on mainstream protocols like PCIe/SATA/USB/Ethernet is expected, Advanced knowledge is an added advantage.
Set alert for similar jobsASIC Digital Design Engineer, Sr I role in Bengaluru, India
Synopsys Inc Logo

Company

Synopsys Inc

Job Posted

10 months ago

Job Type

Full-time

WorkMode

On-site

Experience Level

3-7 Years

Category

Software Engineering

Locations

Bengaluru, Karnataka, India

Qualification

Bachelor or Master

Applicants

Be an early applicant

Related Jobs

Synopsys Inc Logo

ASIC Digital Design Engr, Sr I

Synopsys Inc

Noida, Uttar Pradesh, India

+2 more

Posted: a year ago

We are looking for a Senior ASIC Digital Verification Engineer to join our team in Delhi/Bangalore, India. You will be responsible for developing functional verification solutions for interface IP solutions. The role requires expertise in UVM, System Verilog, and programming languages such as TCL Perl or Python. If you are passionate about delivering digital IP to the semiconductor industry, join us!

Synopsys Inc Logo

MIPI ASIC Digital Verification Engineer

Synopsys Inc

Bengaluru, Karnataka, India

Posted: a year ago

The candidate will be part of the R&D in Solutions Group at our Bangalore Design Center, India. The position offers learning and growth opportunities. This is a Technical Individual Contributor role and offers challenges to work in a multi-site environment on technically challenging IP Cores in a role that will  include  IP Verification using latest Verification methodology  Flows . Job Description The candidate will be part of the DesignWare IP Verification R&D team at Synopsys. He/She will be expected to specify, design/architect and implement state-of-the-art Verification environments for the DesignWare family of synthesizable cores and perform Verification tasks for the IP cores. He/ She will work closely with RTL designers and be part of a global team of expert Verification Engineers. Will be working on the next generation MIPI  protocols for commercial, Enterprise and Automotive applications Job role will have a combination of Test planning, Test environment coding both at unit level and system level, Test case coding and debugging, FC coding and analysis and meeting quality metric goals and regression management. Requirements : - BS in EE with 5+ years of relevant experience or MS with 4+ years of relevant experience in the verification of IP cores and/or SOC RTL designs. - Must have experience in developing HVL (System Verilog) based test environments, developing and implementing test plans, implementing and extracting verification metrics such as functional coverage. - Must have strong HVL coding skills for Verification and be hands-on with one or more Industry standard simulators such as VCS, NC, MTI used in Verification and waveform based debugging tools. - Exposure to verification methodologies such as VMM/OVM/UVM/ is required. - Knowledge of one or more of protocols: MIPI-I3C/UFS/Unipro, AMBA (AMBA2, AXI), Ethernet,  DDR, PCIe, USB, SD-MMC, USB. - Experience with verification of  Scatter Gather DMA. Host controller interface is a significant plus. - Familiarity with HDLs such as Verilog  and scripting languages such as Perl, TCL, Python is highly desired. - Exposure to IP design and verification processes including VIP development is an added advantage. - There will be strong focus on functional coverage driven methodology. So the corresponding mindset is a must. - It is essential that the individual has good written and oral communication skills and is able to demonstrate good analysis, debug and problem solving skills and show high levels of initiative.