The Job logo

What

Where

Manager, Physical Design Engineer

ApplyJoin for More Updates

You must Sign In before continuing to the company website to apply.

Smart SummaryPowered by Roshi
Manager, Physical Design Engineer role at Micron Technology, Hyderabad, India. Design and develop ASICs for High Bandwidth Memories in AI and high performance computing. Lead design, synthesis, verification, place and route activities. Stay updated with latest design methodologies and mentor junior engineers. Full-time On-site opportunity requiring 12+ years of experience in RTL to GDS flow and proficiency in Verilog or VHDL.

Job description 

As a Manager Physical Design Engineer, you will be an integral part of our  DEG Team in Hyderabad, India, responsible for designing and developing complex Application-Specific Integrated Circuits to meet our product's specifications and requirements for High Bandwidth Memories,  working for intensive applications such as artificial intelligence and high performance computing solution. Your expertise will contribute to the successful realization of cutting-edge semiconductor products, enabling our company to maintain its competitive edge in the industry.

 

Role and Responsibilities

  • Design IPs or Hierarchical blocks solutions for high-performance and low-power applications, collaborating with cross-functional teams to define project requirements.
  • Conduct feasibility studies and create detailed IPs or Hierarchical blocks design specifications, ensuring alignment with project goals and objectives.
  • Enable Place and route ,clock tree synthesiscapabilities for the SoC Integration.
  • Implement and optimize digital designs using hardware description languages (HDLs) like Verilog or VHDL, considering design trade-offs and performance metrics.
  • Evaluate RTL coding, timing analysis, synthesis, and functional verification to ensure the correctness and robustness of the design.
  • Lead and participate in verification efforts, including writing testbenches, running simulations, and debugging functional and timing issues.
  • Collaborate with physical design engineers to guide and optimize the layout  to performance and power targets.
  • Contribute to the evaluation and selection of third-party IP blocks to integrate into the IPs or Hierarchical blocks design and perform full chip analysis. Stay up to date with the latest design methodologies, tools, and industry trends, continuously improving design practices. Mentor junior engineers, providing technical guidance and support to help them grow in their roles.
  • Highly motivated with passion, detail oriented, systematic and methodical approach in IC layout design.
  • The ability to work and communicate effectively in a team and to be able to multi-task effectively in a fast-paced working environment.
  • Excellent verbal and written communication skills required.
  • Independent with strong analytical skills, creative thinking and self-motivated.

 

Qualification/Requirements

  • 12+ years of relevant work experience in RTL to GDS focused on high-performance architectures.
  • Experience in physical design, timing closure, and physical integration/signoff. Should have multiple tape-out experiences.
  • Proficiency in industry standard RTL development/ analysis and synthesis tools.
  • A drive to continuously learn and expand architectural breadth and depth.
  • Ability to evaluate microarchitectural options for tradeoffs across design, verification, and PD.
  • Experience interconnecting and analyzing complex microarchitectural structures and subsystems.
  • Proven experience in IPs or Hierarchical blocks design, ideally with a focus on complex digital systems and high-performance computing.
  • Proficiency in hardware description languages (HDLs) such as Verilog or VHDL, and familiarity with EDA tools for synthesis and verification.
  • Strong understanding of design methodologies, including RTL coding, functional verification, and timing closure.
  • Familiarity with scripting languages (e.g., Python, Perl) for automating design tasks is a plus.
  • Excellent problem-solving and analytical skills, with a keen attention to detail.
  • Ability to work effectively in a team-oriented and fast-paced environment.
  • Experience in managing multiple layout projects, ensuring quality checks are taken care at all stages of layout development.
  • Strong passion and ability to attract, hire, retain engineers by motivating them and by inculcating innovation culture.
  • Ability to collaborate with overseas Teams to define strategy, plan, and execute across the larger, global organization.
  • Be accountable for the proper technical solutions implemented by your team.

 

Education

BE or MTech in Electronic/VLSI Engineering

 

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, veteran or disability status.

Set alert for similar jobsManager, Physical Design Engineer role in Hyderabad, India
Micron Technology Logo

Company

Micron Technology

Job Posted

7 months ago

Job Type

Full-time

WorkMode

On-site

Experience Level

13-17 Years

Category

Engineering

Locations

Hyderabad, Telangana, India

Qualification

Bachelor or Master

Applicants

Be an early applicant

Related Jobs

Micron Technology Logo

Senior Design Manager

Micron Technology

Hyderabad, Telangana, India

Posted: a year ago

We are looking for a highly experienced Electrical/Computer Engineer with 15+ years of experience in NAND Flash memories to manage and lead a team. Responsibilities include defining deliverables and timelines, acquiring models and design rules, meeting qualification dates, enabling team members with tools and technical knowledge, managing multiple project-based environment, and managing the performance and development of team members.

Synopsys Inc Logo

SOC Physical Design Engineer, Senior II

Synopsys Inc

Hyderabad, Telangana, India

Posted: a year ago

In this role, candidate will be part of the engineering teams implementing DDR, HBM and UCIE PHYs for customer ASICs and SOCs. The project scope includes RTL synthesis, Bump planning , physical design, physical verification, STA and Sign off. Candidate will contribute as a Senior Member of a design team, or as a Project Head working with both internal and external design teams. Ideal candidate for this role demonstrates excellent technical knowledge, sound communication skills, verbal and written, and awareness of project management issues. Keeps composure during crises and can comfortably handle risks and uncertainty. One has a sound desire to learn and explore new technologies. Demonstrates good investigation and problem-solving skills. Prior knowledge and experience with state-of-the-art CAD tools (ICC2, ICV) and technologies (FinFet) is required. Engineer exercises autonomous judgment in selecting methods and techniques to obtain solutions. Performs in project leadership role. Contributes to complex aspects of a project. Establishes and develops approach to solutions. Provides regular updates to manager on project status. Represents the organization on business unit and/or company-wide projects. Guides more junior peers with aspects of their job. One networks with senior internal and external personnel in own area of expertise Key Qualification Typically requires a minimum of 6+ years of related experience Full knowledge of specialization area plus working knowledge of multiple related areas like DFT, RTL , package design Ability to Autonomously resolves a wide range of issues in inventive ways on a regular basis. Prior knowledge and experience with state of the art CAD tools (DC, PT, ICC2, ICV) and technologies (FinFet) is required

Micron Technology Logo

Staff Engineer, Analog Design

Micron Technology

Hyderabad, Telangana, India

Posted: a year ago

Responsibilities will include, but are not limited to: Design, implementation, and improvement of complex analog circuits such as CMOS Amplifiers, Comparators, Bandgap References, LDOs, Charge Pumps, Oscillators, DLL, IO Buffers, Analog Test Mux, Process Monitor, and Temperature sensors for advanced DRAM products. Contributing to the development of new product opportunities by assisting with the overall design, layout, and optimization of Analog/Memory/Logic circuits. Mentor and lead young designers. Clock & Datapath design. Custom digital circuit design & validation. Integration of modules with Power Delivery Network and propose design solution for optimum performance. Validate, optimize design for performance, ERC and reliability (device stress, aging, EM/IR). Overseeing and managing the layout process including floor-planning, placement, and routing. Performing verification processes with modeling and simulation using industry standard simulators. Parasitic modeling and assisting in design validation, reticle experiments and required tape-out revisions. Contributing to cross group communication and work towards standardization and group success. Working with Marketing, Probe, Assembly, Test, Process Integration, and Product Engineering groups to ensure accurate manufacturability of product. Proactively solicit guidance from Standards, CAD, modeling, and verification groups to improve the design quality. Driving innovation into the future Memory generations within a dynamic work environment.