The Job logo

What

Where

Design Engineer, Verification and Simulation

ApplyJoin for More Updates

You must Sign In before continuing to the company website to apply.

Smart SummaryPowered by Roshi
Design Engineer role at Google involving SoC low power architecture, design verification, gate level simulations, and post-silicon bring-up in Bengaluru, Karnataka, India. Bachelor's in CS or EE required. Work on-site in a full-time capacity.

Job description 

Minimum qualifications:

  • Experience with SoC low power architecture and design.
  • Experience in Power aware verification, Gate level simulations, and Post silicon bring-up.
     
  • Experience creating design verification strategies and constraint random verification with System Verilog and UVM.
     


Preferred qualifications:

  • Bachelor's degree in Computer Science, Electrical Engineering, or equivalent practical experience.
  • Experience in post-silicon validation and debug.
  • Experience with low power coverage closure and power aware simulations.
     
  • Knowledge of assertion-based formal verification.
Set alert for similar jobsDesign Engineer, Verification and Simulation role in Bengaluru, India
Google Logo

Company

Google

Job Posted

9 months ago

Job Type

Full-time

WorkMode

On-site

Experience Level

0-2 Years

Category

Software Engineering

Locations

Bengaluru, Karnataka, India

Qualification

Bachelor or Master

Applicants

Be an early applicant

Related Jobs

Google Logo

Hardware Engineer, Test Verification Simulation and Productization

Google

Bengaluru, Karnataka, India

Posted: a year ago

Minimum qualifications: Bachelor's degree in Engineering or equivalent practical experience. 2 years of experience working in SoC Chip level/Cluster/Sub-System Verification. Experience in ARM Cores, AMS and HSIO PHY (USB2, USB3, PCIE PHY, MIPI PHY, UFS PHY) design verification, and Test bench creation. Preferred qualifications: Experience with DV Env and Test case development for RTL verification, Gate Level (GLS) Verification, Timing (SDF) GLS and Power Aware (PAGLS) verification with Synopsys/Mentor or Cadence, or equivalent tools. Experience on ATE pattern generation/conversion, Virtual Tester simulation, and Bench CSV generation. Familiarity with JTAG/APB/AHB/AXI based protocols, and experience with design and debug of functional/AMS/HSIO patterns on ATE/Bench. Knowledge of HVL methodology (UVM/OVM/VMM) and HDL (System Verilog, Verilog). Familiarity with different test pattern formats such as STIL, WGL, SVF, VCD, eVCD, and ATE fail datalogs. About the job Our computational challenges are so big, complex and unique we can't just purchase off-the-shelf hardware, we've got to make it ourselves. Your team designs and builds the hardware, software and networking technologies that power all of Google's services. As a Hardware Engineer, you design and build the systems that are the heart of the world's largest and most powerful computing infrastructure. You develop from the lowest levels of circuit design to large system design and see those systems all the way through to high volume manufacturing. Your work has the potential to shape the machinery that goes into our cutting-edge data centers affecting millions of Google users. With your technical expertise, you lead projects in multiple areas of expertise (i.e., engineering domains or systems) within a data center facility, including construction and equipment installation/troubleshooting/debugging with vendors. Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology. Responsibilities Partner with the ATE team on Silicon Debug and ensure the patterns stability across voltage/temperature/process corners.  Explore new flows, simulation tools, and ideas for continuous improvement. Work with the SoC Development team to Verify/simulate/debug FUNC/HSIO blocks RTL/Gate level, ATE/Bench pattern generation with coverage and Silicon Debug. Understand the SoC level DV/UVM environment, JTAG/APB/AHB/AXI based protocols, and the requirements for verifying SubSystems on SOC level.