The Job logo

What

Where

Design Verification Lead, Silicon

ApplyJoin for More Updates

You must Sign In before continuing to the company website to apply.

Smart SummaryPowered by Roshi
Design and build hardware, software, and networking technologies. Develop detailed SoC design verification strategies and plans. Work with cross-functional teams and stakeholders. Lead projects in multiple engineering domains. Manage a team of DV engineers.

JOB DESCRIPTION 

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Science, or equivalent practical experience.
     
  • 10 years of experience leading SoC verification using System Verilog or C/C++.
     
  • Experience leading verification of digital systems using standard IP components/interconnects (e.g., microprocessor cores, hierarchical memory subsystems).
     

Preferred qualifications:

  • Master's degree in Electrical Engineering or Computer Science with 7 years of relevant experience, or PhD in Electrical Engineering or Computer Science.
     
  • Experience in creating detailed SoC design verification strategies and plans.
     
  • Experience with low power, debug, performance verification and use cases verification.
     
  • Experience working with High Speed Peripheral IPs, CPU, GPU and memory subsystems.
     
  • Experience using HVL, System Verilog or C/C++ for SoC or sub system verification.
     
  • Experience with RTL, UPF, GLS and formal verification techniques.
     

About the job

Our computational challenges are so big, complex and unique we can't just purchase off-the-shelf hardware, we've got to make it ourselves. Your team designs and builds the hardware, software and networking technologies that power all of Google's services. As a Hardware Engineer, you design and build the systems that are the heart of the world's largest and most powerful computing infrastructure. You develop from the lowest levels of circuit design to large system design and see those systems all the way through to high volume manufacturing. Your work has the potential to shape the machinery that goes into our cutting-edge data centers affecting millions of Google users. 

With your technical expertise, you lead projects in multiple areas of expertise (i.e., engineering domains or systems) within a data center facility, including construction and equipment installation/troubleshooting/debugging with vendors.

Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

Responsibilities

  • Work with design verification and other stakeholders to come up with detailed execution plans, schedule, dependencies, and deliverables.
  • Plan the verification of digital design blocks by fully understanding the design specification and interacting with architecture and design engineers to identify important verification scenarios.
  • Work closely with system, software, design, design for testing, and physical implementation stakeholders to make technical decisions. Set the goal and own IP verification methodology. 
  • Be the primary point of contact for functional verification for cross-functional teams. Lead/drive the building of reusable design verification (DV) infrastructure components and manage a team of DV engineers.
  • Identify key coverage measures for stimulus and corner-cases. Close coverage measures to identify verification holes and to show progress towards tape-out.
Set alert for similar jobsDesign Verification Lead, Silicon role in Bengaluru, India
Google Logo

Company

Google

Job Posted

a year ago

Job Type

Full-time

WorkMode

On-site

Experience Level

8-12 Years

Category

Software Engineering

Locations

Bengaluru, Karnataka, India

Qualification

Bachelor or Master

Applicants

Be an early applicant

Related Jobs

Google Logo

Silicon Physical Design CAD Engineer

Google

Bengaluru, Karnataka, India

Posted: a year ago

Join us in developing block implementation flow, enabling faster sign-off convergence and delivering customized solutions for IPs. Drive improvement in design tools and make computing faster, seamless, and powerful!

Google Logo

RTL Design Engineer, Silicon, Google Cloud

Google

Bengaluru, Karnataka, India

Posted: a year ago

Minimum qualifications: Bachelor's degree in Electrical Engineering or equivalent practical experience. 8 years of experience in ASIC development with Verilog/SystemVerilog, Vhsic Hardware Description Language (VHDL), or Chisel. Experience with ASIC design verification, synthesis, timing/power analysis, and Design for Testing (DFT). Experience in SoC cycles. Preferred qualifications: Experience with scripting languages (e.g., Python or Perl). Knowledge of arithmetic units, bus architectures, processor design, accelerators, or memory hierarchies. Knowledge of high performance and low power design techniques. Knowledge of Field Programmable Gate Array (FPGA), emulation platforms, and SoC architecture. Knowledge of assertion-based formal verification. About the job Our computational challenges are so big, complex and unique we can't just purchase off-the-shelf hardware, we've got to make it ourselves. Your team designs and builds the hardware, software and networking technologies that power all of Google's services. As a Hardware Engineer, you design and build the systems that are the heart of the world's largest and most powerful computing infrastructure. You develop from the lowest levels of circuit design to large system design and see those systems all the way through to high volume manufacturing. Your work has the potential to shape the machinery that goes into our cutting-edge data centers affecting millions of Google users. In this role, you will collaborate closely with Design and Verification Engineers in active projects, creating architecture definitions with Register-Transfer Level (RTL) coding, and running block level simulations. You will also be working with the Silicon Validation team, defining the bring-up plan for an IP and assisting them during the bring-up activity. You will contribute in all phases of complex Application-Specific Integrated Circuit (ASIC) designs from design specification to production. You will collaborate with members of architecture, software, verification, power, timing, synthesis to specify and deliver high-quality System on a Chip (SoC)/RTL. You will solve technical problems with innovative micro-architecture, practical logic solutions, and evaluate design options. Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible. Responsibilities Manage the block level design documents such as interface protocol, block diagram, transaction flow, pipeline. Perform RTL development (e.g., coding and debug in Verilog, SystemVerilog, function/performance simulation debug. Participate in synthesis, timing/power closure, and FPGA/silicon bring-up. Participate in test plan and coverage analysis of the block and SoC-level verification. Work closely with the Silicon Validation team on any functional, power and performance debugs. Communicate and work with multi-disciplined and multi-site teams.

AMD Logo

Sr. Manager Silicon Design Engineering ( Verification )

AMD

Hyderabad, Telangana, India

+1 more

Posted: a year ago

THE ROLE: The focus of this role in the AECG ASIC organization is to lead verification and emulation for next generation ASICs that meet Engineering, Business and Customer requirements.     THE PERSON: You have a passion to lead high performance ASIC verification and emulation teams. You are a team player who has excellent communication skills and experience collaborating in a corporate environment with other architects & engineers located in different sites/time-zones. You have strong analytical and problem-solving skills and are willing to learn and ready to take on problems.   KEY RESPONSIBILITIES:  Verifying RTL implementation for complex digital blocks and ASIC top level to ensure high quality Develop verification strategies for new features, plan volume validation and coverage strategies Writing testplan, developing testbenches, coding test/sequences and checker to support IP level verification in constrained-random and/or directed verification environments using System Verilog & UVM Drive coverage analysis and take necessary actions to meet coverage goals Integrate VIPs as needed Closely work with design teams to drive feature enablement Lead internal and external teams   PREFERRED EXPERIENCE:   Strong foundation in SoC architecture and processor systems with proven years of experience  Good analytical problem solving, and attention to details Working knowledge of C, SystemC, and Python Excellent written and verbal communication skills Knowledge of CPU, AXI Interconnect, and I/O peripherals Knowledge of SOC development flow and accelerator IP Experience in micro-architecture and digital design/verification Knowledge of power management, boot, security and RAS architectures Exposure to performance modeling and analysis Expert experience with implementation of UVM/OVM and/or Verilog, System Verilog test benches and/or BFMs is required Working experience in full chip emulation using industry standard emulators from Synopsys, Cadence and Mentor. Knowledge of bus protocols like AXI/AHB Knowledge of protocols like PCIe, Ethernet and/or NVMe preferred Strong understanding of simulation tools and knowledge of scripting languages like Perl, tcl or cshell Highly motivated, Self-starter individual with ability to work in a fast-paced team environment    EDUCATION & EXPERIENCE:  BS, MS or PhD degree in in Electrical Engineering or Computer Science. 10years of experience in an ASIC architect role leading to an understanding of end-end development.    LOCATION: Bangalore (preferred) Hyderabad