The Job logo

What

Where

Silicon Physical Design CAD Engineer

ApplyJoin for More Updates

You must Sign In before continuing to the company website to apply.

Smart SummaryPowered by Roshi
Join us in developing block implementation flow, enabling faster sign-off convergence and delivering customized solutions for IPs. Drive improvement in design tools and make computing faster, seamless, and powerful!

Job description 

Minimum qualifications:

  • Bachelor's degree in Electrical or Electronics Engineering, or equivalent practical experience.
  • 7 years of experience in ASIC design implementation and convergence.
     
  • Experience writing production scripts for PnR tools.
     

Preferred qualifications:

  • Experience in delivering executive Performance Power Area (PPA) goals across projects.
     
  • Experience in CAD flow development.
     
  • Knowledge of cutting-edge technology node across foundries.
     
  • Knowledge of STA and sign-off convergence methodology.
     
  • Knowledge of industry standard implementation tools.
     
  • Ability to work with external vendors and drive design improvements.
     

About the job

Our computational challenges are so big, complex and unique we can't just purchase off-the-shelf hardware, we've got to make it ourselves. Your team designs and builds the hardware, software and networking technologies that power all of Google's services. As a Hardware Engineer, you design and build the systems that are the heart of the world's largest and most powerful computing infrastructure. You develop from the lowest levels of circuit design to large system design and see those systems all the way through to high volume manufacturing. Your work has the potential to shape the machinery that goes into our cutting-edge data centers affecting millions of Google users. 

With your technical expertise, you lead projects in multiple areas of expertise (i.e., engineering domains or systems) within a data center facility, including construction and equipment installation/troubleshooting/debugging with vendors.

Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

Responsibilities

  • Develop block implementation flow capable of handling gate designs.
  • Work with Design teams to understand requirements and enable scalable solutions.
  • Work across functional domains to enable faster sign off convergence during PnR.
  • Explore new avenues for Performance, Power, Area improvements to deliver customized solutions for IPs.
  • Drive Electronic Design Automation (EDA) vendors to improve their tools to deliver custom solutions for Google.
Set alert for similar jobsSilicon Physical Design CAD Engineer role in Bengaluru, India
Google Logo

Company

Google

Job Posted

a year ago

Job Type

Full-time

WorkMode

On-site

Experience Level

8-12 Years

Category

Software Engineering

Locations

Bengaluru, Karnataka, India

Qualification

Bachelor or Master

Applicants

Be an early applicant

Related Jobs

Google Logo

Physical Design CAD Engineer, Silicon

Google

Bengaluru, Karnataka, India

Posted: 9 months ago

The job involves working as a Physical Design CAD Engineer at Google's office in Bengaluru, Karnataka, India. This is a full-time on-site opportunity that requires a Bachelor's or Master's degree in Computer Science, Electrical Engineering, or related fields with 3-7 years of experience in Physical Design, signoff, or CAD. The role also includes coding in perl, python, and tcl scripting languages, and experience in power optimization techniques and low power methodology.

Google Logo

Physical Design Engineer, Silicon, Google Cloud

Google

Bengaluru, Karnataka, India

Posted: a year ago

Minimum qualifications: Bachelor’s degree in Electrical Engineering or equivalent practical experience. 4 years of experience with advanced design, including clock/voltage domain crossing, Design for Testing (DFT), and low power designs. Experience with System on a Chip (SoC) cycles. Experience with performance, frequency, and low-power designs. Preferred qualifications: Master’s degree in Electrical Engineering, or a related field. Experience coding with System Verilog and scripting with TCL. Experience with multiple-cycles of SoC in ASIC design. Experience with layout verification and design rules. Experience with VLSI design in SoC. About the job Our computational challenges are so big, complex and unique we can't just purchase off-the-shelf hardware, we've got to make it ourselves. Your team designs and builds the hardware, software and networking technologies that power all of Google's services. As a Hardware Engineer, you design and build the systems that are the heart of the world's largest and most powerful computing infrastructure. You develop from the lowest levels of circuit design to large system design and see those systems all the way through to high volume manufacturing. Your work has the potential to shape the machinery that goes into our cutting-edge data centers affecting millions of Google users. With your technical expertise, you lead projects in multiple areas of expertise (i.e., engineering domains or systems) within a data center facility, including construction and equipment installation/troubleshooting/debugging with vendors. As a SoC Physical Design Engineer, you will collaborate with Functional Design, Design for Testing (DFT), Architecture, and Packaging Engineers. You will solve technical problems with innovative micro-architecture and practical logic circuits solutions, while evaluating design options with optimized performance, power, and area in mind. Responsibilities Define and drive to the implementation of physical design methodologies. Take ownership of one or more physical design partitions or top-level. Drive to the closure of timing and power consumption of the design. Contribute to design methodology, libraries, and code review. Define the physical design related rule sets for the functional design engineers.

Google Logo

RTL Design Engineer, Silicon, Google Cloud

Google

Bengaluru, Karnataka, India

Posted: a year ago

Minimum qualifications: Bachelor's degree in Electrical Engineering or equivalent practical experience. 8 years of experience in ASIC development with Verilog/SystemVerilog, Vhsic Hardware Description Language (VHDL), or Chisel. Experience with ASIC design verification, synthesis, timing/power analysis, and Design for Testing (DFT). Experience in SoC cycles. Preferred qualifications: Experience with scripting languages (e.g., Python or Perl). Knowledge of arithmetic units, bus architectures, processor design, accelerators, or memory hierarchies. Knowledge of high performance and low power design techniques. Knowledge of Field Programmable Gate Array (FPGA), emulation platforms, and SoC architecture. Knowledge of assertion-based formal verification. About the job Our computational challenges are so big, complex and unique we can't just purchase off-the-shelf hardware, we've got to make it ourselves. Your team designs and builds the hardware, software and networking technologies that power all of Google's services. As a Hardware Engineer, you design and build the systems that are the heart of the world's largest and most powerful computing infrastructure. You develop from the lowest levels of circuit design to large system design and see those systems all the way through to high volume manufacturing. Your work has the potential to shape the machinery that goes into our cutting-edge data centers affecting millions of Google users. In this role, you will collaborate closely with Design and Verification Engineers in active projects, creating architecture definitions with Register-Transfer Level (RTL) coding, and running block level simulations. You will also be working with the Silicon Validation team, defining the bring-up plan for an IP and assisting them during the bring-up activity. You will contribute in all phases of complex Application-Specific Integrated Circuit (ASIC) designs from design specification to production. You will collaborate with members of architecture, software, verification, power, timing, synthesis to specify and deliver high-quality System on a Chip (SoC)/RTL. You will solve technical problems with innovative micro-architecture, practical logic solutions, and evaluate design options. Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible. Responsibilities Manage the block level design documents such as interface protocol, block diagram, transaction flow, pipeline. Perform RTL development (e.g., coding and debug in Verilog, SystemVerilog, function/performance simulation debug. Participate in synthesis, timing/power closure, and FPGA/silicon bring-up. Participate in test plan and coverage analysis of the block and SoC-level verification. Work closely with the Silicon Validation team on any functional, power and performance debugs. Communicate and work with multi-disciplined and multi-site teams.