The Job logo

What

Where

Automotive Digital Design Engineer

ApplyJoin for More Updates

You must Sign In before continuing to the company website to apply.

he Automotive Digital Design Engineer is expected to:

  • Be responsible for specification development, architecture design and RTL development of Automotive specific features / enhancements.
  • Proactively develop safety mechanisms that can be embedded within our IP and reused easily
  • Work closely with the verification team and review verification plan mapping with the specification.
  • Work with product teams to evaluate customer requirements related to quality, functional safety, and automotive reliability.
  • Work closely with the Functional Safety and internal development teams on projects and task planning, progress tracking and reporting.

Key Qualifications

  • Must have BSEE in EE with 10+ years of relevant experience or MSEE with 9+ years of relevant experience.
  • Must have proven experience working on Automotive SoC’s / Digital IP’s.
  • Must have proven experience working of one or more of protocols at the IP level: DDR / PCIe / UCIe.
  • Hands on experience with architecting / micro-architecture / detailed design from functional specifications.
  • Hands on experience with Synthesizable Verilog/ System Verilog RTL coding for ASIC designs and Simulation tools.
  • Lint, CDC, synthesis flow and static timing flows, formal checking, etc experience.
  • Working knowledge / experience TCL, Perl, Python is added advantage.
  • Has a solid desire to learn and explore new technologies.
  • Performs in project leadership role & guides more junior peers with aspects of their job.
  • Frequently networks with senior internal and external personnel in own area of expertise.
  • Proficient in English.
  • Formal training in ISO 26262 is preferred.
  • Experience in qualifying systems with embedded hardware to various ISO 26262 ASIL levels up to ASIL D
  • Experience with various ISO 26262 work products such as DFMEA; FMEDA; DFA
Set alert for similar jobsAutomotive Digital Design Engineer role in Bengaluru, India
Synopsys Inc Logo

Company

Synopsys Inc

Job Posted

a year ago

Job Type

Full-time

WorkMode

On-site

Experience Level

8-12 years

Category

Software Engineering

Locations

Bengaluru, Karnataka, India

Qualification

Bachelor

Applicants

Be an early applicant

Related Jobs

Synopsys Inc Logo

Automotive Digital Design Engineer

Synopsys Inc

Bangalore Urban, Karnataka, India

Posted: a year ago

Join our team as an Experienced Digital Design Engineer in the Automotive Digital Interface Controller IP team. You will be responsible for specification development, architecture design, and RTL development of Automotive specific features. Work closely with the verification team and evaluate customer requirements related to quality, functional safety, and automotive reliability. Experience in protocols such as DDR, PCIe, and UCIe is a must. Proficiency in architecting, micro-architecture, and RTL coding is required. Come join us and explore the exciting world of automotive design!

Synopsys Inc Logo

Senior Physical Design Engineer

Synopsys Inc

Bengaluru, Karnataka, India

Posted: a year ago

THE ROLE: Synopsys is seeking a Senior Physical Design Engineer and subject matter expert to design and implement processors and sub-systems for our next-generation IPs and processors. The ideal candidate is experienced in the microprocessor development process, resolution of critical problems, and has a consistent track record of delivering timely and high-quality products. Cutting edge experience in Physical Design Methodologies, Flows and tape-out, utilizing the latest process technologies, is preferred.  KEY RESPONSIBILITIES : As a Senior Physical Design engineer, you will contribute to all phases of physical design of high-performance ARC based Processor/Sub-system design from RTL to delivery of our final GDSII. Work with RTL/logic designers to drive architectural feasibility studies, explore power-performance-area tradeoffs for physical design closure at the block and Sub System level. Drive block physical implementation through synthesis, formal verification, floor planning, bus / pin planning, place and route, power/clock distribution, congestion analysis, timing closure, IR drop analysis, physical verification, ECO and sign-off. Work closely across different teams within Synopsys and our customers to deliver quality first pass silicon that meets all performance, power, and area goals. Contribute to developing physical design methodologies. Assist in flow development for chip integration. Run Physical design verification flow at chip/block level and provide guidelines to fix LVS/DRC violations to other designers. Be a highly valued member of our start-up like team through excellent collaboration and teamwork with other physical design engineers as well as with the RTL/Arch. Teams.   Preferred experience : Breadth and depth of experience in ASIC Physical design, methodology and the latest trends in high-performance microprocessor designs. Experience with synthesis, place and route, static timing analysis, noise and power closure. Shown Knowledge of HDL languages like Verilog to be able with logic design team for timing fixes. Power user of industry standard Physical Design & Synthesis tools. 7+ years of experience in integrating IP and ability to specify and drive IP requirements in the physical domain. Thorough knowledge of device physics, custom/semi-custom implementation techniques. Experience solving physical design challenges across various technologies such as CPU, fabrics etc. Experience in extraction of design parameters, QOR metrics, and analyzing trends. Experience with DFT & DFM flows. Experience in developing and implementing Power-grid and Clock specifications. Strong understanding of all aspects of Physical construction, Integration and Physical Verification. Deep Understanding of Physical Design Verification methodology to debug LVS/DRC issues at chip/block level. Problem-solving and debugging skills. Excellent communication and technical documentation skills. Ability to provide mentorship, guidance to junior engineers and be a very effective team player.   Academic credentials and experience: BS/MS in EE/CE 7+ years of relevant work experience in ASIC Physical Design from RTL-to-GDSII in FINFET technologies such as 5nm/7nm, 14/16nm. Expertise using CAD tools (DC/ICC2, Fusion Compiler, Primetime, Formality, ICV, RedHawk, etc.) for synthesis, formal verification, floor planning, bus / pin planning, place and route, power/clock distribution, congestion analysis, timing closure, IR drop analysis, physical verification, and ECO. Scripting experience with Tcl, Perl or Python and ability to drive physical design flow automation.

Synopsys Inc Logo

ASIC Digital Design Engineer, II

Synopsys Inc

Wuhan, Hubei, China

Posted: a year ago

Job Description and Requirements - Seeking a highly motivated and innovative digital design engineer with excellent theoretical and practical background in high-speed data - recovery circuits. - Working as part of a highly experienced mixed-signal design team, the candidate will be involved in designing and maintaining current and next generation PCIe Gen5, USB 2/3 SERDES, SATA, 10G-KR and HPC products. - The position offers excellent opportunity to work with a professional team of digital and mixed signal designers responsible for delivering high-end mixed-signal designs from specification development to performing functional and performance tests on the test-chips. - In addition, this is a great opportunity to work with a wide suite of in-house digital design and verification tools, including VCS, Design Compiler, PrimeTime, Tetramax and so on. Key Qualifications Typically requires BS or MS plus at least 1-2 years of digital design experience in the industry as well as hands on experience in designing high-speed digital circuits, writing test-cases in Verilog and System Verilog, and familiarity with code quality metrics Deep understanding of asynchronous clock crossings, DFT design methodologies, and synthesis implications of RTL Knowledge of back-end synthesis tools DC/PT is a plus as are good organization and communication skills for interacting between different design groups and customer support teams Good learning ability and communication skill Good script skill as Perl, TCL Preferred Experience Customer package creation and regression flow developed with Perl or TCL script RTL coding of high-speed digital circuits, modeling of analog blocks Writing verilog and system-verilog test-benches Synthesis, Defining place and route constraints, resolving STA issues and performing gate-level simulations Defining and debugging DFT structures in the designs for high DFT coverage Design Flow development as the DFT OCC, boundary scan flow, Spyglass flow Interacting with customer support and back-end design teams