The Job logo

What

Where

ASIC Verification Engineer - Clocks

ApplyJoin for More Updates

You must Sign In before continuing to the company website to apply.

What you'll be doing:

  • Own validation of Clocking structures in SOC products from start to finish, including test plan development, automation, validation flows development, coverage metrics, test execution, bug identification/fix and productization.
  • Tackle Complex problems and develop a scalable solution that works across platform.
  • Hands on industry-standard tools and state of the art verification methodologies. This includes coding in System Verilog, UVM, C++, Perl, Python and NVIDIA custom compilers and tools.
  • Partnering closely with our design team to understand our architecture and the collaborate with Quality Assurance engineers to deliver great test coverage and improve the Hardware quality.
  • Coordinate with internal and external teams across time zones.

 

What we need to see:

  • BS or MS in ECE/VLSI or equivalent experience.
  • 3 to 5 years of relevant industry work experience.
  • Good understanding of Logic Design and Architecture.
  • Expertise in industry-standard verification flows like SV random testing, UVM, FV, coverage metrics, profiling tools, X prop, etc.
  • Exposure on block level and system-level verification.
  • Strong coding skills in System Verilog, scripting languages (Perl/python) and C++.
  • Ability to collaborate and work with multiple groups.
  • Prior experience in implementing Test plans for pre-silicon platforms.
  • Understanding of DFT/IST is optional.
Set alert for similar jobsASIC Verification Engineer - Clocks role in Bengaluru, India
NVIDIA Logo

Company

NVIDIA

Job Posted

a year ago

Job Type

Full-time

WorkMode

On-site

Experience Level

3-7 years

Locations

Bengaluru, Karnataka, India

Qualification

Bachelor

Applicants

Be an early applicant

Related Jobs

Micron Technology Logo

Senior Engineer - ASIC Verification

Micron Technology

Bengaluru, Karnataka, India

Posted: a year ago

Join our highly skilled ASIC Team working on the newest technology nodes. As part of the team, you will be responsible for overall IP and sub-system verification, from test plan creation to signoff. You will also have the opportunity to mentor and coach junior team members. We are looking for candidates with strong knowledge of SERDES, UNIPRO, PCIE, UFS, and DDR protocols. Experience with RTL debugging, code coverage analysis, and Verilog/System Verilog languages is crucial. Good written and verbal communication skills are required to work in cross-functional and globally dispersed teams. M.S./M.Tech, BS/BE in Electronics and at least 4+ years of experience are required.

Synopsys Inc Logo

MIPI ASIC Digital Verification Engineer

Synopsys Inc

Bengaluru, Karnataka, India

Posted: a year ago

The candidate will be part of the R&D in Solutions Group at our Bangalore Design Center, India. The position offers learning and growth opportunities. This is a Technical Individual Contributor role and offers challenges to work in a multi-site environment on technically challenging IP Cores in a role that will  include  IP Verification using latest Verification methodology  Flows . Job Description The candidate will be part of the DesignWare IP Verification R&D team at Synopsys. He/She will be expected to specify, design/architect and implement state-of-the-art Verification environments for the DesignWare family of synthesizable cores and perform Verification tasks for the IP cores. He/ She will work closely with RTL designers and be part of a global team of expert Verification Engineers. Will be working on the next generation MIPI  protocols for commercial, Enterprise and Automotive applications Job role will have a combination of Test planning, Test environment coding both at unit level and system level, Test case coding and debugging, FC coding and analysis and meeting quality metric goals and regression management. Requirements : - BS in EE with 5+ years of relevant experience or MS with 4+ years of relevant experience in the verification of IP cores and/or SOC RTL designs. - Must have experience in developing HVL (System Verilog) based test environments, developing and implementing test plans, implementing and extracting verification metrics such as functional coverage. - Must have strong HVL coding skills for Verification and be hands-on with one or more Industry standard simulators such as VCS, NC, MTI used in Verification and waveform based debugging tools. - Exposure to verification methodologies such as VMM/OVM/UVM/ is required. - Knowledge of one or more of protocols: MIPI-I3C/UFS/Unipro, AMBA (AMBA2, AXI), Ethernet,  DDR, PCIe, USB, SD-MMC, USB. - Experience with verification of  Scatter Gather DMA. Host controller interface is a significant plus. - Familiarity with HDLs such as Verilog  and scripting languages such as Perl, TCL, Python is highly desired. - Exposure to IP design and verification processes including VIP development is an added advantage. - There will be strong focus on functional coverage driven methodology. So the corresponding mindset is a must. - It is essential that the individual has good written and oral communication skills and is able to demonstrate good analysis, debug and problem solving skills and show high levels of initiative.