The Job logo

What

Where

MTS Silicon Design Engineer ( RTL Design ) – Artificial Intelligence Group

ApplyJoin for More Updates

You must Sign In before continuing to the company website to apply.

THE ROLE: 

The focus of this role is to plan, build, and execute the design and integration of new and existing features for AMD’s AI Engine IP to improve AMD's abilities to deliver the highest quality, industry-leading technologies to the market. The AI Group furthers and encourages continuous technical innovation to showcase successes as well as facilitate continuous career development. 
 

  

THE PERSON:  

You have a passion for modern, complex processor architecture, digital design, SOC design and design automation in general. You are a team player who has excellent communication skills and experience collaborating with other engineers located in different sites/timezones. You have strong analytical and problem-solving skills and are willing to learn and ready to take on problems. 

  

KEY RESPONSIBILITIES:  

  • Collaborate with architects, Verification engineers, and Physical design Engineers to understand the new features to be designed and integrated in SoC. 
  • Identify areas for automation and create solutions to improve productivity and quality and continuously improve the automation process by exploring new tools and technologies.
  • Integrate various design tools and flows to create a cohesive design environment.
  • Participate in design reviews and provide feedback on other team members' designs.
  • Provide technical support to other teams. 
  • Debug test failures to determine the root cause; work on RTL design to resolve design defects.    

  

PREFERRED EXPERIENCE:  

  • Proficient in Verilog and System Verilog with good understanding of RTL design flows and process
  • Using the tools in ASIC development such as Lint, CDC, Design Compiler and Primetime
  • Experience with version control system such as perforce
  • Good with Scripting languages such as Python, Perl, Makefile, TCL and unix shell
  • Automating workflows in a distributed compute environment.
  • Familiarity with standard protocols such as AXI Stream and AXI MM. 
  • Familiarity in using UVM testbenches for debugging RTL code using simulation tools  
  • Proactive, creative curious and motivated

  

ACADEMIC CREDENTIALS:  

  • Bachelors or Masters degree in computer engineering/Electrical Engineering 
Set alert for similar jobsMTS Silicon Design Engineer ( RTL Design ) – Artificial Intelligence Group role in Hyderabad, India
AMD Logo

Company

AMD

Job Posted

a year ago

Job Type

Full-time

WorkMode

On-site

Experience Level

0-2 years

Category

Software Engineering

Locations

Hyderabad, Telangana, India

Qualification

Bachelor

Applicants

Be an early applicant

Related Jobs

AMD Logo

MTS Silicon Design Engineer

AMD

Bengaluru, Karnataka, India

Posted: 5 months ago

MTS Silicon Design Engineer role at AMD involves planning, building, and executing verification of graphics processor IP with a focus on bug-free design. Looking for candidates passionate about processor architecture, digital design, and problem-solving. Collaborate with various teams, develop test plans, debug failures, review metrics, and maintain test environment. Proficiency in ASIC verification, debugging, UVM, Verilog, System Verilog, C, C++, memory controllers, and scripting languages preferred.

AMD Logo

MTS Silicon Design Engineer

AMD

Bengaluru, Karnataka, India

Posted: a year ago

THE ROLE: The position will involve working with a very experienced physical design team of CPU core and is responsible for delivering the physical design of tiles to meet challenging goals for frequency, power and other design requirements for AMD next generation processors in a fast-paced environment on cutting edge technology.   THE PERSON: Engineer with good attitude who seeks new challenges and has good analytical and communication skills. Candidate needs to have the ability and desire to learn quickly and should be a good team player.   KEY RESPONSIBILITIES:  Implementing RTL to GDS2 flow Handling Floor-plan, Physical Implementation of Power-plan, Synthesis, Placement, CTS, Timing Closure, Routing, Extraction, Physical Verification (DRC & LVS), Crosstalk Analysis, EM/IR, Formal Equivalence Handling different PNR tools - Synopsys Fusion Compiler, ICC2, Design Compiler, PrimeTime, StarRC, Mentor Graphics Calibre, Apache Redhawk, Cadence Genus, Innovus.   PREFERRED EXPERIENCE: 12+ years of professional experience in physical design, preferably with high performance designs. Experience in automated synthesis and timing driven place and route of RTL blocks for high speed datapath and control logic applications. Experience in automated design flows for clock tree synthesis, clock and power gating techniques, scan stitching, design optimization for improved timing/power/area, and design cycle time reduction. Experience in floorplanning, establishing design methodology, IP integration, checks for logic equivalence, physical/timing/electrical quality, and final signoff for large IP delivery Strong experience with tools for logic synthesis, place and route, timing analysis, and design checks for physical and electrical quality, familiarity with tools for schematics, layout, and circuit/logic simulation Versatility with scripts to automate design flow. Strong communication skills, ability to multi-task across projects, and work with geographically spread out teams Experience in FinFET & Dual Patterning nodes such as 16/14/10/7/5nm Excellent physical design and timing background. Good understanding of computer organization/architecture is preferred. Strong analytical/problem solving skills and pronounced attention to details.   ACADEMIC CREDENTIALS: Qualification: Bachelors or Masters in Electronics/Electrical Engineering

AMD Logo

MTS IT Engineer

AMD

Hyderabad, Telangana, India

Posted: a year ago

THE ROLE: The Cloud Administrator will be responsible for providing technical support to Engineering and Corporate organizations at AMD. This position will be required to support AMD’s global cloud infrastructure in a dynamic, fast-paced environment. Furthermore, this person will be collaborating globally on efforts for various IT activities related to the AMD Engineering system environment, in accordance with AMD World Wide IT strategies and objectives.   WORK RESPONSIBILITIES: Design and deploy Linux/Engineering infrastructure automation. Design and develop automation hardware/software in python or other equivalent scripting language. Work with internal customers in managing requests/changes/incidents for your areas of work. Work with global teams to provide support and complete IT projects. Help build cloud native platforms and applications to improve engineering/HPC workflows. Install, Configure, Maintain, Tune and Trouble-shoot Infrastructure such as: (VMware ESXi, VMware vCenter, KVM, Nutanix, Citrix Xenserver.) EXPERIENCE/REQUIREMENTS: Systems Engineer (Cloud) general experience of Unix/Linux system administration with: Bachelor’s Degree or above, in Science, Engineering or Liberal Arts 4+ year experience in designing and deploying software in Unix/Linux environment. Hands on experience in troubleshooting and deploying cloud based infrastructure code. Strong emphasis in programming skills for automation using Python, Django/Rails, Ansible/Puppet, cloud_init Experienced in scaling out production Engineering jobs and workflows in GRID, on-premise and cloud Fully conversant with at least one or more Cloud Service Providers (Azure, GCP, AWS, OCI, etc) Candidate with additional experience/skills will set you apart: Experience with NAS (NFS & CIFS) storage like NetApp, Isilon & Nasuni Experience with Networking fundamentals like VPN, VLAN & Firewall access control Use of HPC Job scheduling technology such as IBM LSF or SLURM in an engineering workflow Running/tuning EDA software for HPC GRID environments to work more efficiently. Using databases/cloud data storage for data oriented tasks, including multi-cloud approaches

AMD Logo

RTL Design

AMD

Bengaluru, Karnataka, India

Posted: a year ago

WHAT YOU DO AT AMD CHANGES EVERYTHING We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences – the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our mission is the AMD culture. We push the limits of innovation to solve the world’s most important challenges. We strive for execution excellence while being direct, humble, collaborative, and inclusive of diverse perspectives.  AMD together we advance_   PMTS SILICON DESIGN ENGINEER   THE ROLE:   As a member of the Infinity Fabric Architecture and RTL team, you will help build the next generation scalable coherent interconnect to provide connectivity between CPU, GPU and special purpose accelerators. Every product that AMD sells has its own custom-designed Infinity Data Fabric, so this role gives an engineer the opportunity to work on a broad array of products that address a variety of markets, including traditional servers, high performance computing, client desktop and laptop PCs, machine intelligence, graphics, console gaming, embedded, and customer-specific applications. It is a challenging position that involves working at a fast pace of innovation on the cutting edge of technology. Come join the AMD team!    THE PERSON:    You have a passion for modern, complex processor architecture, digital design as well as verification/design quality. You are a team player who has excellent communication skills, strong analytical & problem-solving skills and are willing to learn and ready to take on problems. A global mindset and ability to work in a multi – site environment are keys to being successful in this role.    KEY RESPONSIBLITIES: Early architectural/performance exploration through micro-architectural definition and design Optimize the design to meet power, performance, area and timing requirements Write easily readable and synthesizable Verilog RTL Run some unit level testing to deliver quality code to the Design Verification Team Create assertions to improve coverage and cover points to analyze coverage of the design Create well written block level design documentation Participate in post silicon functional and performance debug and tuning Mentor junior engineers PREFERRED EXPERIENCE: Proven experience designing logic blocks in CPU, GPU, NOC, or cache designs Strong understanding of digital electronics and high-speed designs(>1GHz)   Strong understanding of multi-processor coherency, memory ordering, i/o ordering, interrupts, MMU and caches   Excellent knowledge of Verilog and System Verilog   Good debugging and analytical skills   Exposure to Design for Test, understanding of scan concepts and writing DFT friendly RTL   Working knowledge of C, C++ and a scripting language like Perl or Python   Working knowledge of x86 or ARM ISA is a plus